//
// Generated by NVIDIA NVVM Compiler
// Compiler built on Wed Jul 10 12:41:20 2013 (1373485280)
// Cuda compilation tools, release 5.5, V5.5.0
//

.version 3.2
.target sm_30
.address_size 64

	.file	1 "D:/singlebarrel/releases/2014.03/shared/adobe/MediaCore/Renderers/RendererGPU/Src/Effects/DropShadow.cu", 1399785316, 4009
	.file	2 "d:\\singlebarrel\\releases\\2014.03\\shared\\adobe\\mediacore\\external\\3rdparty\\nvidia\\cuda\\win\\include\\device_functions.h", 1399785281, 191626
.global .align 1 .b8 $str[11] = {95, 95, 67, 85, 68, 65, 95, 70, 84, 90, 0};

.visible .entry CreateShadowMask(
	.param .u64 CreateShadowMask_param_0,
	.param .u32 CreateShadowMask_param_1,
	.param .u32 CreateShadowMask_param_2,
	.param .u32 CreateShadowMask_param_3,
	.param .u64 CreateShadowMask_param_4,
	.param .u32 CreateShadowMask_param_5,
	.param .u32 CreateShadowMask_param_6,
	.param .u32 CreateShadowMask_param_7,
	.param .u32 CreateShadowMask_param_8,
	.param .u32 CreateShadowMask_param_9,
	.param .u32 CreateShadowMask_param_10
)
{
	.reg .pred 	%p<12>;
	.reg .s16 	%rs<9>;
	.reg .s32 	%r<22>;
	.reg .f32 	%f<22>;
	.reg .s64 	%rd<11>;


	ld.param.u64 	%rd3, [CreateShadowMask_param_0];
	ld.param.u32 	%r6, [CreateShadowMask_param_1];
	ld.param.u32 	%r7, [CreateShadowMask_param_2];
	ld.param.u32 	%r8, [CreateShadowMask_param_3];
	ld.param.u64 	%rd4, [CreateShadowMask_param_4];
	ld.param.u32 	%r9, [CreateShadowMask_param_5];
	ld.param.u32 	%r13, [CreateShadowMask_param_6];
	ld.param.u32 	%r14, [CreateShadowMask_param_7];
	ld.param.u32 	%r10, [CreateShadowMask_param_8];
	ld.param.u32 	%r11, [CreateShadowMask_param_9];
	ld.param.u32 	%r12, [CreateShadowMask_param_10];
	cvta.to.global.u64 	%rd1, %rd4;
	cvta.to.global.u64 	%rd2, %rd3;
	.loc 1 25 1
	mov.u32 	%r15, %ntid.x;
	mov.u32 	%r16, %ctaid.x;
	mov.u32 	%r17, %tid.x;
	mad.lo.s32 	%r1, %r15, %r16, %r17;
	mov.u32 	%r18, %ntid.y;
	mov.u32 	%r19, %ctaid.y;
	mov.u32 	%r20, %tid.y;
	mad.lo.s32 	%r2, %r18, %r19, %r20;
	.loc 1 25 1
	setp.lt.s32	%p1, %r1, %r13;
	setp.lt.s32	%p2, %r2, %r14;
	and.pred  	%p3, %p1, %p2;
	.loc 1 25 1
	@!%p3 bra 	BB0_8;
	bra.uni 	BB0_1;

BB0_1:
	.loc 1 25 1
	sub.s32 	%r3, %r1, %r11;
	.loc 1 25 1
	setp.gt.s32	%p4, %r3, -1;
	setp.lt.s32	%p5, %r3, %r7;
	and.pred  	%p6, %p4, %p5;
	.loc 1 25 1
	sub.s32 	%r4, %r2, %r12;
	.loc 1 25 1
	setp.gt.s32	%p7, %r4, -1;
	and.pred  	%p8, %p6, %p7;
	.loc 1 25 1
	setp.lt.s32	%p9, %r4, %r8;
	and.pred  	%p10, %p8, %p9;
	.loc 1 25 1
	@%p10 bra 	BB0_3;

	mov.f32 	%f21, 0f00000000;
	bra.uni 	BB0_7;

BB0_3:
	.loc 1 25 1
	mad.lo.s32 	%r5, %r4, %r6, %r3;
	setp.eq.s32	%p11, %r10, 0;
	@%p11 bra 	BB0_5;

	mul.wide.s32 	%rd5, %r5, 16;
	add.s64 	%rd6, %rd2, %rd5;
	ld.global.v4.f32 	{%f16, %f17, %f18, %f19}, [%rd6];
	mov.f32 	%f20, %f19;
	mov.f32 	%f3, %f18;
	mov.f32 	%f2, %f17;
	mov.f32 	%f1, %f16;
	bra.uni 	BB0_6;

BB0_5:
	mul.wide.s32 	%rd7, %r5, 8;
	add.s64 	%rd8, %rd2, %rd7;
	.loc 1 25 1
	ld.global.v4.u16 	{%rs1, %rs2, %rs3, %rs4}, [%rd8];
	.loc 2 3518 10
	{
	.reg .b16 %temp;
	mov.b16 	%temp, %rs4;
	cvt.f32.f16 	%f20, %temp;
	}

BB0_6:
	mov.f32 	%f21, %f20;

BB0_7:
	.loc 1 25 1
	mad.lo.s32 	%r21, %r2, %r9, %r1;
	mul.wide.s32 	%rd9, %r21, 4;
	add.s64 	%rd10, %rd1, %rd9;
	.loc 1 25 1
	st.global.f32 	[%rd10], %f21;

BB0_8:
	.loc 1 25 2
	ret;
}

.visible .entry CompositeShadowMask(
	.param .u64 CompositeShadowMask_param_0,
	.param .u32 CompositeShadowMask_param_1,
	.param .u32 CompositeShadowMask_param_2,
	.param .u32 CompositeShadowMask_param_3,
	.param .u64 CompositeShadowMask_param_4,
	.param .u32 CompositeShadowMask_param_5,
	.param .u64 CompositeShadowMask_param_6,
	.param .u32 CompositeShadowMask_param_7,
	.param .u32 CompositeShadowMask_param_8,
	.param .u32 CompositeShadowMask_param_9,
	.param .u32 CompositeShadowMask_param_10,
	.param .u32 CompositeShadowMask_param_11,
	.param .u32 CompositeShadowMask_param_12,
	.param .f32 CompositeShadowMask_param_13,
	.param .f32 CompositeShadowMask_param_14,
	.param .f32 CompositeShadowMask_param_15,
	.param .f32 CompositeShadowMask_param_16,
	.param .u32 CompositeShadowMask_param_17
)
{
	.reg .pred 	%p<15>;
	.reg .s16 	%rs<13>;
	.reg .s32 	%r<25>;
	.reg .f32 	%f<76>;
	.reg .s64 	%rd<17>;


	ld.param.u64 	%rd4, [CompositeShadowMask_param_0];
	ld.param.u32 	%r7, [CompositeShadowMask_param_1];
	ld.param.u32 	%r8, [CompositeShadowMask_param_2];
	ld.param.u32 	%r9, [CompositeShadowMask_param_3];
	ld.param.u64 	%rd5, [CompositeShadowMask_param_4];
	ld.param.u32 	%r10, [CompositeShadowMask_param_5];
	ld.param.u64 	%rd6, [CompositeShadowMask_param_6];
	ld.param.u32 	%r11, [CompositeShadowMask_param_7];
	ld.param.u32 	%r16, [CompositeShadowMask_param_8];
	ld.param.u32 	%r17, [CompositeShadowMask_param_9];
	ld.param.u32 	%r12, [CompositeShadowMask_param_10];
	ld.param.u32 	%r13, [CompositeShadowMask_param_11];
	ld.param.u32 	%r14, [CompositeShadowMask_param_12];
	ld.param.f32 	%f72, [CompositeShadowMask_param_13];
	ld.param.f32 	%f73, [CompositeShadowMask_param_14];
	ld.param.f32 	%f74, [CompositeShadowMask_param_15];
	ld.param.f32 	%f39, [CompositeShadowMask_param_16];
	ld.param.u32 	%r15, [CompositeShadowMask_param_17];
	cvta.to.global.u64 	%rd1, %rd6;
	cvta.to.global.u64 	%rd2, %rd4;
	cvta.to.global.u64 	%rd3, %rd5;
	.loc 1 25 1
	mov.u32 	%r18, %ntid.x;
	mov.u32 	%r19, %ctaid.x;
	mov.u32 	%r20, %tid.x;
	mad.lo.s32 	%r1, %r18, %r19, %r20;
	mov.u32 	%r21, %ntid.y;
	mov.u32 	%r22, %ctaid.y;
	mov.u32 	%r23, %tid.y;
	mad.lo.s32 	%r2, %r21, %r22, %r23;
	.loc 1 25 1
	setp.lt.s32	%p1, %r1, %r16;
	setp.lt.s32	%p2, %r2, %r17;
	and.pred  	%p3, %p1, %p2;
	.loc 1 25 1
	@!%p3 bra 	BB1_14;
	bra.uni 	BB1_1;

BB1_1:
	.loc 1 25 1
	mad.lo.s32 	%r24, %r2, %r10, %r1;
	mul.wide.s32 	%rd7, %r24, 4;
	add.s64 	%rd8, %rd3, %rd7;
	.loc 1 25 1
	ld.global.f32 	%f40, [%rd8];
	mul.ftz.f32 	%f75, %f40, %f39;
	.loc 1 25 1
	setp.ne.s32	%p4, %r15, 0;
	@%p4 bra 	BB1_11;

	.loc 1 25 1
	sub.s32 	%r3, %r1, %r12;
	.loc 1 25 1
	setp.gt.s32	%p5, %r3, -1;
	setp.lt.s32	%p6, %r3, %r8;
	and.pred  	%p7, %p5, %p6;
	.loc 1 25 1
	sub.s32 	%r4, %r2, %r13;
	.loc 1 25 1
	setp.gt.s32	%p8, %r4, -1;
	and.pred  	%p9, %p7, %p8;
	.loc 1 25 1
	setp.lt.s32	%p10, %r4, %r9;
	and.pred  	%p11, %p9, %p10;
	.loc 1 25 1
	@%p11 bra 	BB1_4;

	mov.f32 	%f71, 0f00000000;
	mov.f32 	%f70, %f71;
	mov.f32 	%f69, %f71;
	mov.f32 	%f68, %f71;
	bra.uni 	BB1_8;

BB1_4:
	.loc 1 25 1
	mad.lo.s32 	%r5, %r4, %r7, %r3;
	setp.eq.s32	%p12, %r14, 0;
	@%p12 bra 	BB1_6;

	mul.wide.s32 	%rd9, %r5, 16;
	add.s64 	%rd10, %rd2, %rd9;
	ld.global.v4.f32 	{%f45, %f46, %f47, %f48}, [%rd10];
	mov.f32 	%f67, %f48;
	mov.f32 	%f66, %f47;
	mov.f32 	%f65, %f46;
	mov.f32 	%f64, %f45;
	bra.uni 	BB1_7;

BB1_6:
	mul.wide.s32 	%rd11, %r5, 8;
	add.s64 	%rd12, %rd2, %rd11;
	.loc 1 25 1
	ld.global.v4.u16 	{%rs1, %rs2, %rs3, %rs4}, [%rd12];
	.loc 2 3518 10
	{
	.reg .b16 %temp;
	mov.b16 	%temp, %rs1;
	cvt.f32.f16 	%f64, %temp;
	}
	{
	.reg .b16 %temp;
	mov.b16 	%temp, %rs2;
	cvt.f32.f16 	%f65, %temp;
	}
	{
	.reg .b16 %temp;
	mov.b16 	%temp, %rs3;
	cvt.f32.f16 	%f66, %temp;
	}
	{
	.reg .b16 %temp;
	mov.b16 	%temp, %rs4;
	cvt.f32.f16 	%f67, %temp;
	}

BB1_7:
	mov.f32 	%f68, %f64;
	mov.f32 	%f69, %f65;
	mov.f32 	%f70, %f66;
	mov.f32 	%f71, %f67;

BB1_8:
	.loc 2 2820 10
	cvt.ftz.sat.f32.f32	%f22, %f71;
	mov.f32 	%f49, 0f3F800000;
	.loc 1 25 1
	sub.ftz.f32 	%f50, %f49, %f22;
	.loc 2 2820 10
	cvt.ftz.sat.f32.f32	%f51, %f75;
	.loc 1 25 1
	mul.ftz.f32 	%f23, %f51, %f50;
	add.ftz.f32 	%f75, %f23, %f22;
	.loc 1 25 1
	add.ftz.f32 	%f52, %f75, 0fB70637BD;
	setp.gtu.ftz.f32	%p13, %f52, 0f00000000;
	@%p13 bra 	BB1_10;

	mov.f32 	%f75, 0f00000000;
	mov.f32 	%f74, %f75;
	mov.f32 	%f73, %f75;
	mov.f32 	%f72, %f75;
	bra.uni 	BB1_11;

BB1_10:
	.loc 1 25 1
	rcp.approx.ftz.f32 	%f57, %f75;
	mul.ftz.f32 	%f58, %f23, %f72;
	fma.rn.ftz.f32 	%f59, %f68, %f22, %f58;
	mul.ftz.f32 	%f72, %f59, %f57;
	mul.ftz.f32 	%f60, %f23, %f73;
	fma.rn.ftz.f32 	%f61, %f69, %f22, %f60;
	mul.ftz.f32 	%f73, %f61, %f57;
	mul.ftz.f32 	%f62, %f23, %f74;
	fma.rn.ftz.f32 	%f63, %f70, %f22, %f62;
	mul.ftz.f32 	%f74, %f63, %f57;

BB1_11:
	.loc 1 25 1
	mad.lo.s32 	%r6, %r2, %r11, %r1;
	.loc 1 25 1
	setp.eq.s32	%p14, %r14, 0;
	@%p14 bra 	BB1_13;

	mul.wide.s32 	%rd13, %r6, 16;
	add.s64 	%rd14, %rd1, %rd13;
	.loc 1 25 1
	st.global.v4.f32 	[%rd14], {%f72, %f73, %f74, %f75};
	bra.uni 	BB1_14;

BB1_13:
	mul.wide.s32 	%rd15, %r6, 8;
	add.s64 	%rd16, %rd1, %rd15;
	.loc 2 3513 10
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f72;
	mov.b16 	%rs9, %temp;
}
	.loc 2 3513 10
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f73;
	mov.b16 	%rs10, %temp;
}
	.loc 2 3513 10
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f74;
	mov.b16 	%rs11, %temp;
}
	.loc 2 3513 10
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f75;
	mov.b16 	%rs12, %temp;
}
	.loc 1 25 231
	st.global.v4.u16 	[%rd16], {%rs9, %rs10, %rs11, %rs12};

BB1_14:
	.loc 1 25 2
	ret;
}


