//
// Generated by NVIDIA NVVM Compiler
// Compiler built on Fri Jul 25 04:36:16 2014 (1406288176)
// Cuda compilation tools, release 6.5, V6.5.13
//

.version 4.1
.target sm_30
.address_size 64

.global .texref texture0_RECT;
.global .texref texture2_2D;
// ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local has been demoted

.visible .entry ShaderKernel_PrColorLookAdjustments(
	.param .u64 ShaderKernel_PrColorLookAdjustments_param_0,
	.param .u32 ShaderKernel_PrColorLookAdjustments_param_1,
	.param .u32 ShaderKernel_PrColorLookAdjustments_param_2,
	.param .u32 ShaderKernel_PrColorLookAdjustments_param_3,
	.param .u32 ShaderKernel_PrColorLookAdjustments_param_4,
	.param .u64 ShaderKernel_PrColorLookAdjustments_param_5,
	.param .u64 ShaderKernel_PrColorLookAdjustments_param_6,
	.param .u64 ShaderKernel_PrColorLookAdjustments_param_7,
	.param .u64 ShaderKernel_PrColorLookAdjustments_param_8
)
{
	.reg .pred 	%p<40>;
	.reg .s16 	%rs<5>;
	.reg .s32 	%r<29>;
	.reg .f32 	%f<290>;
	.reg .s64 	%rd<27>;
	// demoted variable
	.shared .align 16 .b8 ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local[80];

	ld.param.u64 	%rd3, [ShaderKernel_PrColorLookAdjustments_param_0];
	ld.param.u32 	%r7, [ShaderKernel_PrColorLookAdjustments_param_1];
	ld.param.u32 	%r8, [ShaderKernel_PrColorLookAdjustments_param_2];
	ld.param.u32 	%r9, [ShaderKernel_PrColorLookAdjustments_param_3];
	ld.param.u32 	%r10, [ShaderKernel_PrColorLookAdjustments_param_4];
	ld.param.u64 	%rd4, [ShaderKernel_PrColorLookAdjustments_param_5];
	ld.param.u64 	%rd5, [ShaderKernel_PrColorLookAdjustments_param_8];
	mov.u32 	%r11, %ntid.x;
	mov.u32 	%r12, %ctaid.x;
	mov.u32 	%r1, %tid.x;
	mad.lo.s32 	%r2, %r11, %r12, %r1;
	mov.u32 	%r13, %ntid.y;
	mov.u32 	%r14, %ctaid.y;
	mov.u32 	%r15, %tid.y;
	mad.lo.s32 	%r3, %r13, %r14, %r15;
	setp.lt.s32	%p1, %r2, %r9;
	setp.lt.s32	%p2, %r3, %r10;
	and.pred  	%p3, %p1, %p2;
	@!%p3 bra 	BB0_30;
	bra.uni 	BB0_1;

BB0_1:
	setp.gt.u32	%p4, %r1, 4;
	@%p4 bra 	BB0_3;

	cvta.to.global.u64 	%rd6, %rd4;
	mul.wide.u32 	%rd7, %r1, 16;
	mov.u64 	%rd8, ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local;
	add.s64 	%rd9, %rd8, %rd7;
	add.s64 	%rd10, %rd6, %rd7;
	ld.global.v4.f32 	{%f76, %f77, %f78, %f79}, [%rd10];
	st.shared.v4.f32 	[%rd9], {%f76, %f77, %f78, %f79};

BB0_3:
	cvta.to.global.u64 	%rd1, %rd5;
	cvt.rn.f32.s32	%f84, %r2;
	add.ftz.f32 	%f1, %f84, 0f3F000000;
	cvt.rn.f32.s32	%f85, %r3;
	add.ftz.f32 	%f2, %f85, 0f3F000000;
	bar.sync 	0;
	// inline asm
	tex.2d.v4.f32.f32 {%f86, %f87, %f88, %f89}, [texture0_RECT, {%f1, %f2}];
	// inline asm
	cvt.ftz.sat.f32.f32	%f287, %f88;
	cvt.ftz.sat.f32.f32	%f288, %f87;
	cvt.ftz.sat.f32.f32	%f289, %f86;
	sub.ftz.f32 	%f281, %f88, %f287;
	sub.ftz.f32 	%f282, %f87, %f288;
	sub.ftz.f32 	%f283, %f86, %f289;
	ld.global.u32 	%r16, [%rd1+4];
	setp.eq.s32	%p5, %r16, 0;
	@%p5 bra 	BB0_8;

	ld.shared.v4.f32 	{%f92, %f93, %f94, %f95}, [ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local+32];
	mul.ftz.f32 	%f97, %f288, %f93;
	fma.rn.ftz.f32 	%f99, %f287, %f92, %f97;
	fma.rn.ftz.f32 	%f13, %f289, %f94, %f99;
	setp.gtu.ftz.f32	%p6, %f13, 0f00000000;
	@%p6 bra 	BB0_6;

	mov.f32 	%f274, 0f3A000000;
	bra.uni 	BB0_7;

BB0_6:
	lg2.approx.ftz.f32 	%f102, %f13;
	mul.ftz.f32 	%f103, %f102, 0f3EE8BA2F;
	ex2.approx.ftz.f32 	%f104, %f103;
	fma.rn.ftz.f32 	%f274, %f104, 0f3F7FF000, 0f3A000000;

BB0_7:
	fma.rn.ftz.f32 	%f110, %f13, 0f00000000, 0f3F400000;
	// inline asm
	tex.2d.v4.f32.f32 {%f105, %f106, %f107, %f108}, [texture2_2D, {%f274, %f110}];
	// inline asm
	fma.rn.ftz.f32 	%f287, %f105, %f287, %f106;
	fma.rn.ftz.f32 	%f288, %f105, %f288, %f106;
	fma.rn.ftz.f32 	%f289, %f105, %f289, %f106;

BB0_8:
	ld.global.u32 	%r4, [%rd1+12];
	ld.global.u32 	%r5, [%rd1+8];
	or.b32  	%r17, %r4, %r5;
	ld.global.u32 	%r6, [%rd1+16];
	or.b32  	%r18, %r17, %r6;
	setp.eq.s32	%p7, %r18, 0;
	setp.lt.ftz.f32	%p8, %f88, 0f00000000;
	selp.f32	%f278, 0fBF800000, 0f3F800000, %p8;
	setp.lt.ftz.f32	%p9, %f87, 0f00000000;
	selp.f32	%f279, 0fBF800000, 0f3F800000, %p9;
	setp.lt.ftz.f32	%p10, %f86, 0f00000000;
	selp.f32	%f280, 0fBF800000, 0f3F800000, %p10;
	@%p7 bra 	BB0_16;

	mov.f32 	%f111, 0f3F800000;
	sub.ftz.f32 	%f112, %f111, %f287;
	selp.f32	%f113, %f112, %f287, %p8;
	fma.rn.ftz.f32 	%f275, %f281, %f113, %f287;
	sub.ftz.f32 	%f114, %f111, %f288;
	selp.f32	%f115, %f114, %f288, %p9;
	fma.rn.ftz.f32 	%f276, %f282, %f115, %f288;
	sub.ftz.f32 	%f116, %f111, %f289;
	selp.f32	%f117, %f116, %f289, %p10;
	fma.rn.ftz.f32 	%f277, %f283, %f117, %f289;
	setp.eq.s32	%p14, %r5, 0;
	@%p14 bra 	BB0_11;

	setp.gt.ftz.f32	%p15, %f275, %f276;
	selp.f32	%f118, %f276, %f275, %p15;
	setp.gt.ftz.f32	%p16, %f118, %f277;
	selp.f32	%f119, %f277, %f118, %p16;
	cvt.ftz.sat.f32.f32	%f120, %f119;
	selp.f32	%f121, %f275, %f276, %p15;
	setp.gt.ftz.f32	%p17, %f121, %f277;
	selp.f32	%f122, %f121, %f277, %p17;
	cvt.ftz.sat.f32.f32	%f123, %f122;
	sub.ftz.f32 	%f124, %f123, %f120;
	setp.gt.ftz.f32	%p18, %f124, 0f2EDBE6FF;
	selp.f32	%f125, %f124, 0f2EDBE6FF, %p18;
	div.rn.ftz.f32 	%f127, %f111, %f125;
	cvt.ftz.sat.f32.f32	%f128, %f277;
	cvt.ftz.sat.f32.f32	%f129, %f276;
	sub.ftz.f32 	%f130, %f129, %f128;
	cvt.ftz.sat.f32.f32	%f131, %f275;
	sub.ftz.f32 	%f132, %f128, %f131;
	sub.ftz.f32 	%f133, %f131, %f129;
	mul.ftz.f32 	%f134, %f127, %f130;
	mul.ftz.f32 	%f135, %f127, %f132;
	mul.ftz.f32 	%f136, %f127, %f133;
	fma.rn.ftz.f32 	%f137, %f134, 0f3E2AAAAB, 0f00000000;
	fma.rn.ftz.f32 	%f138, %f135, 0f3E2AAAAB, 0f3EAAAAAB;
	fma.rn.ftz.f32 	%f139, %f136, 0f3E2AAAAB, 0f3F2AAAAB;
	sub.ftz.f32 	%f140, %f275, %f123;
	sub.ftz.f32 	%f141, %f276, %f123;
	setp.lt.ftz.f32	%p19, %f140, 0f00000000;
	selp.f32	%f142, %f139, %f137, %p19;
	setp.lt.ftz.f32	%p20, %f141, 0f00000000;
	selp.f32	%f143, %f142, %f138, %p20;
	add.ftz.f32 	%f144, %f143, 0f3E2AAAAB;
	cvt.rmi.ftz.f32.f32	%f145, %f144;
	sub.ftz.f32 	%f146, %f144, %f145;
	mul.ftz.f32 	%f147, %f146, 0f40C00000;
	fma.rn.ftz.f32 	%f148, %f147, 0fC0800000, 0f40E00000;
	setp.gt.ftz.f32	%p21, %f148, %f147;
	selp.f32	%f149, %f147, %f148, %p21;
	cvt.ftz.sat.f32.f32	%f150, %f149;
	setp.gt.ftz.f32	%p22, %f123, 0f2EDBE6FF;
	selp.f32	%f151, %f123, 0f2EDBE6FF, %p22;
	div.rn.ftz.f32 	%f152, %f111, %f151;
	mul.ftz.f32 	%f153, %f124, %f152;
	neg.ftz.f32 	%f154, %f153;
	mul.ftz.f32 	%f155, %f153, %f153;
	sub.ftz.f32 	%f156, %f111, %f155;
	mul.ftz.f32 	%f157, %f156, %f150;
	ld.shared.f32 	%f158, [ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local];
	mul.ftz.f32 	%f159, %f158, %f157;
	sub.ftz.f32 	%f160, %f159, %f157;
	fma.rn.ftz.f32 	%f161, %f160, %f158, %f158;
	fma.rn.ftz.f32 	%f162, %f157, 0fBECF3CE9, 0f3F555555;
	mul.ftz.f32 	%f163, %f162, %f161;
	mul.ftz.f32 	%f164, %f163, %f120;
	sub.ftz.f32 	%f165, %f163, %f164;
	mul.ftz.f32 	%f166, %f123, 0f41800000;
	cvt.ftz.sat.f32.f32	%f167, %f166;
	fma.rn.ftz.f32 	%f168, %f153, %f154, %f153;
	mov.f32 	%f169, 0f40000000;
	sub.ftz.f32 	%f170, %f169, %f167;
	sub.ftz.f32 	%f171, %f169, %f168;
	mul.ftz.f32 	%f172, %f170, %f167;
	mul.ftz.f32 	%f173, %f171, %f168;
	mul.ftz.f32 	%f174, %f172, %f161;
	mul.ftz.f32 	%f175, %f172, %f165;
	mul.ftz.f32 	%f176, %f174, %f173;
	mul.ftz.f32 	%f177, %f175, %f153;
	sub.ftz.f32 	%f178, %f175, %f177;
	sub.ftz.f32 	%f179, %f111, %f178;
	div.rn.ftz.f32 	%f180, %f111, %f179;
	mul.ftz.f32 	%f181, %f176, %f123;
	sub.ftz.f32 	%f182, %f176, %f181;
	fma.rn.ftz.f32 	%f183, %f182, 0f3E800000, 0f3F800000;
	mul.ftz.f32 	%f184, %f123, %f183;
	mul.ftz.f32 	%f185, %f123, %f180;
	sub.ftz.f32 	%f186, %f184, %f185;
	fma.rn.ftz.f32 	%f275, %f180, %f275, %f186;
	fma.rn.ftz.f32 	%f276, %f180, %f276, %f186;
	fma.rn.ftz.f32 	%f277, %f180, %f277, %f186;
	bra.uni 	BB0_13;

BB0_11:
	setp.eq.s32	%p23, %r4, 0;
	@%p23 bra 	BB0_13;

	setp.gt.ftz.f32	%p24, %f275, %f276;
	selp.f32	%f187, %f276, %f275, %p24;
	setp.gt.ftz.f32	%p25, %f187, %f277;
	selp.f32	%f188, %f277, %f187, %p25;
	cvt.ftz.sat.f32.f32	%f189, %f188;
	selp.f32	%f190, %f275, %f276, %p24;
	setp.gt.ftz.f32	%p26, %f190, %f277;
	selp.f32	%f191, %f190, %f277, %p26;
	cvt.ftz.sat.f32.f32	%f192, %f191;
	sub.ftz.f32 	%f193, %f192, %f189;
	setp.gt.ftz.f32	%p27, %f192, 0f2EDBE6FF;
	selp.f32	%f194, %f192, 0f2EDBE6FF, %p27;
	div.rn.ftz.f32 	%f196, %f111, %f194;
	mul.ftz.f32 	%f197, %f193, %f196;
	mul.ftz.f32 	%f198, %f192, 0f41800000;
	cvt.ftz.sat.f32.f32	%f199, %f198;
	mul.ftz.f32 	%f200, %f197, %f197;
	sub.ftz.f32 	%f201, %f197, %f200;
	mov.f32 	%f202, 0f40000000;
	sub.ftz.f32 	%f203, %f202, %f199;
	sub.ftz.f32 	%f204, %f202, %f201;
	mul.ftz.f32 	%f205, %f203, %f199;
	mul.ftz.f32 	%f206, %f204, %f201;
	ld.shared.f32 	%f207, [ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local];
	neg.ftz.f32 	%f208, %f207;
	mul.ftz.f32 	%f209, %f205, %f208;
	mul.ftz.f32 	%f210, %f209, %f206;
	fma.rn.ftz.f32 	%f211, %f197, 0f3F000000, 0f3F000000;
	mul.ftz.f32 	%f212, %f197, %f211;
	fma.rn.ftz.f32 	%f213, %f212, %f209, %f207;
	add.ftz.f32 	%f214, %f213, 0f3F800000;
	fma.rn.ftz.f32 	%f215, %f207, 0f3E800000, 0f3F800000;
	mul.ftz.f32 	%f216, %f215, %f214;
	mul.ftz.f32 	%f217, %f210, %f192;
	sub.ftz.f32 	%f218, %f210, %f217;
	sub.ftz.f32 	%f219, %f111, %f218;
	mul.ftz.f32 	%f220, %f192, %f219;
	mul.ftz.f32 	%f221, %f192, %f216;
	sub.ftz.f32 	%f222, %f220, %f221;
	fma.rn.ftz.f32 	%f275, %f216, %f275, %f222;
	fma.rn.ftz.f32 	%f276, %f216, %f276, %f222;
	fma.rn.ftz.f32 	%f277, %f216, %f277, %f222;

BB0_13:
	setp.eq.s32	%p28, %r6, 0;
	@%p28 bra 	BB0_15;

	ld.shared.v4.f32 	{%f223, %f224, %f225, %f226}, [ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local+32];
	mul.ftz.f32 	%f228, %f276, %f224;
	fma.rn.ftz.f32 	%f230, %f275, %f223, %f228;
	fma.rn.ftz.f32 	%f232, %f277, %f225, %f230;
	sub.ftz.f32 	%f233, %f275, %f232;
	sub.ftz.f32 	%f234, %f276, %f232;
	sub.ftz.f32 	%f235, %f277, %f232;
	ld.shared.f32 	%f236, [ShaderKernel_PrColorLookAdjustments$__cuda_local_var_180690_593_non_const_p_local+16];
	fma.rn.ftz.f32 	%f275, %f236, %f233, %f232;
	fma.rn.ftz.f32 	%f276, %f236, %f234, %f232;
	fma.rn.ftz.f32 	%f277, %f236, %f235, %f232;

BB0_15:
	setp.lt.ftz.f32	%p29, %f275, 0f00000000;
	selp.f32	%f278, 0fBF800000, 0f3F800000, %p29;
	setp.lt.ftz.f32	%p30, %f276, 0f00000000;
	selp.f32	%f279, 0fBF800000, 0f3F800000, %p30;
	setp.lt.ftz.f32	%p31, %f277, 0f00000000;
	selp.f32	%f280, 0fBF800000, 0f3F800000, %p31;
	cvt.ftz.sat.f32.f32	%f287, %f275;
	sub.ftz.f32 	%f281, %f275, %f287;
	cvt.ftz.sat.f32.f32	%f288, %f276;
	sub.ftz.f32 	%f282, %f276, %f288;
	cvt.ftz.sat.f32.f32	%f289, %f277;
	sub.ftz.f32 	%f283, %f277, %f289;

BB0_16:
	ld.global.u32 	%r19, [%rd1];
	setp.eq.s32	%p32, %r19, 0;
	@%p32 bra 	BB0_27;

	setp.gtu.ftz.f32	%p33, %f287, 0f00000000;
	@%p33 bra 	BB0_19;

	mov.f32 	%f284, 0f3A000000;
	bra.uni 	BB0_20;

BB0_19:
	lg2.approx.ftz.f32 	%f238, %f287;
	mul.ftz.f32 	%f239, %f238, 0f3EE8BA2F;
	ex2.approx.ftz.f32 	%f240, %f239;
	fma.rn.ftz.f32 	%f284, %f240, 0f3F7FF000, 0f3A000000;

BB0_20:
	setp.gtu.ftz.f32	%p34, %f288, 0f00000000;
	@%p34 bra 	BB0_22;

	mov.f32 	%f285, 0f3A000000;
	bra.uni 	BB0_23;

BB0_22:
	lg2.approx.ftz.f32 	%f242, %f288;
	mul.ftz.f32 	%f243, %f242, 0f3EE8BA2F;
	ex2.approx.ftz.f32 	%f244, %f243;
	fma.rn.ftz.f32 	%f285, %f244, 0f3F7FF000, 0f3A000000;

BB0_23:
	setp.gtu.ftz.f32	%p35, %f289, 0f00000000;
	@%p35 bra 	BB0_25;

	mov.f32 	%f286, 0f3A000000;
	bra.uni 	BB0_26;

BB0_25:
	lg2.approx.ftz.f32 	%f246, %f289;
	mul.ftz.f32 	%f247, %f246, 0f3EE8BA2F;
	ex2.approx.ftz.f32 	%f248, %f247;
	fma.rn.ftz.f32 	%f286, %f248, 0f3F7FF000, 0f3A000000;

BB0_26:
	mov.f32 	%f266, 0f3E800000;
	// inline asm
	tex.2d.v4.f32.f32 {%f249, %f250, %f251, %f252}, [texture2_2D, {%f284, %f266}];
	// inline asm
	// inline asm
	tex.2d.v4.f32.f32 {%f255, %f256, %f257, %f258}, [texture2_2D, {%f285, %f266}];
	// inline asm
	// inline asm
	tex.2d.v4.f32.f32 {%f261, %f262, %f263, %f264}, [texture2_2D, {%f286, %f266}];
	// inline asm
	mov.f32 	%f289, %f263;
	mov.f32 	%f288, %f256;
	mov.f32 	%f287, %f249;

BB0_27:
	setp.lt.ftz.f32	%p36, %f278, 0f00000000;
	mov.f32 	%f267, 0f3F800000;
	sub.ftz.f32 	%f268, %f267, %f287;
	selp.f32	%f269, %f268, %f287, %p36;
	fma.rn.ftz.f32 	%f73, %f281, %f269, %f287;
	setp.lt.ftz.f32	%p37, %f279, 0f00000000;
	sub.ftz.f32 	%f270, %f267, %f288;
	selp.f32	%f271, %f270, %f288, %p37;
	fma.rn.ftz.f32 	%f74, %f282, %f271, %f288;
	setp.lt.ftz.f32	%p38, %f280, 0f00000000;
	sub.ftz.f32 	%f272, %f267, %f289;
	selp.f32	%f273, %f272, %f289, %p38;
	fma.rn.ftz.f32 	%f75, %f283, %f273, %f289;
	mad.lo.s32 	%r28, %r3, %r7, %r2;
	cvt.s64.s32	%rd2, %r28;
	setp.eq.s32	%p39, %r8, 0;
	@%p39 bra 	BB0_29;

	cvta.to.global.u64 	%rd21, %rd3;
	shl.b64 	%rd22, %rd2, 4;
	add.s64 	%rd23, %rd21, %rd22;
	st.global.v4.f32 	[%rd23], {%f75, %f74, %f73, %f89};
	bra.uni 	BB0_30;

BB0_29:
	cvta.to.global.u64 	%rd24, %rd3;
	shl.b64 	%rd25, %rd2, 3;
	add.s64 	%rd26, %rd24, %rd25;
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f73;
	mov.b16 	%rs1, %temp;
}
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f74;
	mov.b16 	%rs2, %temp;
}
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f75;
	mov.b16 	%rs3, %temp;
}
	{
	.reg .b16 %temp;
	cvt.rn.ftz.f16.f32 	%temp, %f89;
	mov.b16 	%rs4, %temp;
}
	st.global.v4.u16 	[%rd26], {%rs3, %rs2, %rs1, %rs4};

BB0_30:
	ret;
}


